|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
IDT74LVC16821A 3.3V CMOS 20-BIT D-TYPE FLIP-FLOP, 5 VOLT TOLERANT I/O INDUSTRIAL TEMPERATURE RANGE 3.3V CMOS 20-BIT D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS, 5 VOLT TOLERANT I/O FEATURES: DESCRIPTION: IDT74LVC16821A * Typical tSK(o) (Output Skew) < 250ps * ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) * VCC = 3.3V 0.3V, Normal Range * VCC = 2.7V to 3.6V, Extended Range * CMOS power levels (0.4 W typ. static) * All inputs, outputs, and I/O are 5V tolerant * Supports hot insertion * Available in SSOP, TSSOP, and TVSOP packages DRIVE FEATURES: APPLICATIONS: * High Output Drivers: 24mA * Reduced system switching noise * 5V and 3.3V mixed voltage systems * Data communication and telecommunication systems The LVC16821A 20-bit Flip-Flop is built using advanced dual metal CMOS technology. This device contains twenty non-inverting D-Type flipflops with 3-State outputs. The device is byte controlled with each byte functioning identically, but independent of each other. Control pins can be shorted together to obtain full 20-bit operation. The buffered output-enable (OE) inputs place the 20 outputs in either a normal logic state (high or low) or a high-impedance state. In the highimpedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without the need for interface drive or pullup components. OE inputs do not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the highimpedance state. All pins can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a Flip-Flop in a mixed 3.3V/5V supply system. The LVC16821A has been designed with a 24mA output driver. This driver is capable of driving a moderate to heavy load while maintaining speed performance. FUNCTIONAL BLOCK DIAGRAM OE1 1 OE2 28 CLK1 56 CLK2 CLK Q 2 29 CLK O0 D10 42 Q D 15 O10 D0 55 D TO NINE OTHER CHANNELS (1-9) TO NINE OTHER CHANNELS (11-19) The IDT logo is a registered trademark of Integrated Device Technology, Inc. INDUSTRIAL TEMPERATURE RANGE 1 (c) 2000 Integrated Device Technology, Inc. FEBRUARY 2000 DSC-4603/1 IDT74LVC16821A 3.3V CMOS 20-BIT D-TYPE FLIP-FLOP, 5 VOLT TOLERANT I/O INDUSTRIAL TEMPERATURE RANGE PIN CONFIGURATION 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 ABSOLUTE MAXIMUM RATINGS(1) Symbol Description Max VTERM Terminal Voltage with Respect to GND Storage Temperature DC Output Current Continuous Clamp Current, VI < 0 or VO < 0 Continuous Current through each VCC or GND -0.5 to +6.5 -65 to +150 -50 to +50 -50 100 TSTG IOUT IIK IOK ICC ISS Unit V C mA mA mA OE1 O0 O1 GND O2 O3 VCC O4 O5 O6 GND O7 O8 O9 O10 O11 O12 GND O13 O14 O15 VCC O16 O17 GND O18 O19 OE2 CLK1 D0 D1 GND D2 D3 VCC D4 D5 D6 GND D7 D8 D9 D10 D11 D12 GND D13 D14 D15 VCC D16 D17 GND D18 D19 CLK2 NOTE: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. CAPACITANCE (TA = +25C, F = 1.0MHz) Symbol CIN COUT CI/O Parameter(1) Input Capacitance Output Capacitance I/O Port Capacitance Conditions VIN = 0V VOUT = 0V VIN = 0V Typ. 4.5 6.5 6.5 Max. 6 8 8 Unit pF pF pF NOTE: 1. As applicable to the device type. PIN DESCRIPTION Pin Names Dx Ox CLKx OEx Data Inputs 3-State Outputs Clock Input Output Enable Inputs (Active LOW) Description FUNCTION TABLE(1) Inputs Dx X L H X CLKx X H or L OEx H L L L Output Ox Z L H O(2) SSOP/ TSSOP/ TVSOP TOP VIEW NOTES: 1. H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care Z = High Impedance = LOW-to-HIGH transition 2. Output level before LOW-to-HIGH clock transition. 2 IDT74LVC16821A 3.3V CMOS 20-BIT D-TYPE FLIP-FLOP, 5 VOLT TOLERANT I/O INDUSTRIAL TEMPERATURE RANGE DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: Operating Condition: TA = -40C to +85C Symbol VIH VIL IIH IIL IOZH IOZL IOFF VIK VH ICCL ICCH ICCZ ICC High Impedance Output Current (3-State Output pins) Input/Output Power Off Leakage Clamp Diode Voltage Input Hysteresis Quiescent Power Supply Current VCC = 0V, VIN or VO 5.5V VCC = 2.3V, IIN = -18mA VCC = 3.3V VCC = 3.6V VIN = GND or VCC -- -- -- -- -- -- -- -0.7 100 -- -- -- 50 -1.2 -- 10 10 500 A V mV A VCC = 3.6V VO = 0 to 5.5V -- -- 10 A Parameter Input HIGH Voltage Level Input LOW Voltage Level Input Leakage Current VCC = 2.3V to 2.7V VCC = 2.7V to 3.6V VCC = 2.3V to 2.7V VCC = 2.7V to 3.6V VCC = 3.6V VI = 0 to 5.5V Test Conditions Min. 1.7 2 -- -- -- Typ.(1) -- -- -- -- -- Max. -- -- 0.7 0.8 5 A V Unit V Quiescent Power Supply Current Variation 3.6 VIN 5.5V(2) One input at VCC - 0.6V, other inputs at VCC or GND A NOTES: 1. Typical values are at VCC = 3.3V, +25C ambient. 2. This applies in the disabled state only. OUTPUT DRIVE CHARACTERISTICS Symbol VOH Parameter Output HIGH Voltage VCC = 2.3V VCC = 2.3V VCC = 2.7V VCC = 3V VCC = 3V VOL Output LOW Voltage VCC = 2.3V to 3.6V VCC = 2.3V VCC = 2.7V VCC = 3V IOH = - 24mA IOL = 0.1mA IOL = 6mA IOL = 12mA IOL = 12mA IOL = 24mA Test Conditions(1) VCC = 2.3V to 3.6V IOH = - 0.1mA IOH = - 6mA IOH = - 12mA Min. VCC - 0.2 2 1.7 2.2 2.4 2.2 -- -- -- -- -- Max. -- -- -- -- -- -- 0.2 0.4 0.7 0.4 0.55 V Unit V NOTE: 1. VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate VCC range. TA = - 40C to + 85C. 3 IDT74LVC16821A 3.3V CMOS 20-BIT D-TYPE FLIP-FLOP, 5 VOLT TOLERANT I/O INDUSTRIAL TEMPERATURE RANGE OPERATING CHARACTERISTICS, VCC = 3.3V 0.3V, TA = 25C Symbol CPD CPD Parameter Power Dissipation Capacitance per Outputs enabled Power Dissipation Capacitance per Outputs disabled Test Conditions CL = 0pF, f = 10Mhz Typical -- -- Unit pF SWITCHING CHARACTERISTICS(1) VCC = 2.7V Symbol tPLH tPHL tPZL tPZH tPLZ tPHZ tSU tH tW tSK(o) Parameter Propagation Delay CLKx to Ox Output Enable Time OEx to Ox Output Disable Time OEx to Ox Set-up Time HIGH or LOW, Dx to CLK Hold Time HIGH or LOW, Dx to CLK Clock Pulse Width Output Skew(2) 2.5 1.5 3.3 -- -- -- 2.5 1.5 3.3 -- -- -- 500 ns ns ns ps 1.5 7 1.5 6.5 ns 1.5 7 1.5 6.5 ns Min. 1.5 Max. 6.5 VCC = 3.3V 0.3V Min. 1.5 Max. 6.2 Unit ns -- -- -- NOTES: 1. See TEST CIRCUITS AND WAVEFORMS. TA = - 40C to + 85C. 2. Skew between any two outputs of the same package and switching in the same direction. 4 IDT74LVC16821A 3.3V CMOS 20-BIT D-TYPE FLIP-FLOP, 5 VOLT TOLERANT I/O INDUSTRIAL TEMPERATURE RANGE TEST CIRCUITS AND WAVEFORMS TEST CONDITIONS Symbol VLOAD VIH VT VLZ VHZ CL VCC(1)= 3.3V0.3V VCC(1)= 2.7V 6 2.7 1.5 300 300 50 VCC 500 Pulse (1, 2) Generator VIN D.U.T. RT 500 CL LVC Link VCC(2)= 2.5V0.2V 2 x Vcc Vcc Vcc / 2 150 150 30 Unit V V V mV mV pF VLOAD Open GND 6 2.7 1.5 300 300 50 SAME PHASE INPUT TRANSITION tPLH OUTPUT tPLH OPPOSITE PHASE INPUT TRANSITION tPHL tPHL VIH VT 0V VOH VT VOL VIH VT 0V LVC Link Propagation Delay ENABLE CONTROL INPUT tPZL OUTPUT SWITCH NORMALLY CLOSED LOW tPZH OUTPUT SWITCH NORMALLY OPEN HIGH VLOAD/2 VT tPHZ VT 0V tPLZ DISABLE VIH VT 0V VLOAD/2 VOL+VLZ VOL VOH VOH-VHZ 0V LVC Link VOUT Test Circuit for All Outputs DEFINITIONS: CL = Load capacitance: includes jig and probe capacitance. RT = Termination resistance: should be equal to ZOUT of the Pulse Generator. NOTES: 1. Pulse Generator for All Pulses: Rate 10MHz; tF 2.5ns; tR 2.5ns. 2. Pulse Generator for All Pulses: Rate 10MHz; tF 2ns; tR 2ns. NOTE: 1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH. Enable and Disable Times SWITCH POSITION Test Open Drain Disable Low Enable Low Disable High Enable High All Other Tests Switch VLOAD GND Open VIH VT 0V VOH VT VOL VOH VT VOL tPLH2 tPHL2 LVC Link DATA INPUT TIMING INPUT ASYNCHRONOUS CONTROL SYNCHRONOUS CONTROL tSU tH tREM tSU tH VIH VT 0V VIH VT 0V VIH VT 0V VIH VT 0V LVC Link INPUT Set-up, Hold, and Release Times LOW-HIGH-LOW PULSE tW HIGH-LOW-HIGH PULSE VT LVC Link tPLH1 tPHL1 OUTPUT 1 VT tSK (x) tSK (x) OUTPUT 2 tSK(x) = tPLH2 - tPLH1 or tPHL2 - tPHL1 Pulse Width Output Skew - tSK(X) NOTES: 1. For tSK(o) OUTPUT1 and OUTPUT2 are any two outputs. 2. For tSK(b) OUTPUT1 and OUTPUT2 are in the same bank. 5 IDT74LVC16821A 3.3V CMOS 20-BIT D-TYPE FLIP-FLOP, 5 VOLT TOLERANT I/O INDUSTRIAL TEMPERATURE RANGE ORDERING INFORMATION IDT LVC X XX Bus-Hold Temp. Range XX Family XX XXXX Device Type Package PV PA PF Shrink Small Outline Package Thin Shrink Small Outline Package Thin Very Small Outline Package 821A 20-Bit D-Type Flip-Flop with 3-State Outputs, 5V Tolerant I/O 16 Double-Density, 24mA Blank No Bus-hold 74 -40C to +85C CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: logichelp@idt.com (408) 654-6459 6 |
Price & Availability of IDT74LVC16821A |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |